home *** CD-ROM | disk | FTP | other *** search
- Path: news.cc.tut.fi!news
- From: mk59200@proffa.cc.tut.fi (Markku Kolkka)
- Newsgroups: comp.sys.amiga.programmer
- Subject: Re: Processors
- Date: 26 Mar 1996 19:21:59 +0200
- Organization: Tampere University of Technology
- Sender: mk59200@proffa.cc.tut.fi
- Distribution: world
- Message-ID: <xcju3zbwz0o.fsf@proffa.cc.tut.fi>
- References: <4is7ig$m47@beavis.kronos.com>
- <xUqXMMD1A7aaz6@0dietmar.tomate.tng.oche.de>
- NNTP-Posting-Host: proffa.cc.tut.fi
- In-reply-to: DIETMAR@TOMATE.TNG.OCHE.DE's message of Fri, 22 Mar 96 12:06:20
- GMT
- X-Newsreader: Gnus v5.0.15
-
- >>>>> "Dietmar" == Dietmar Eilert <DIETMAR@TOMATE.TNG.OCHE.DE> writes:
- > Pentiums have built-in L1 & L2 caches, thus the L2
- > cache can run at CPU clock rate.
- No. Pentium (P5) has a builtin L1 cache, the L2 cache is
- external. Pentium Pro (P6) has builtin L1 and L2 caches.
-
- --
- Markku Kolkka
- mk59200@cc.tut.fi
-